# **ECE 3300L**

# Lab Report #6

## **Group E**

Paul Kim (ID: 015236949)

Winson Zhu (ID: 016416790)

July 28, 2025

#### **Design:**

- a) clock\_divider.v 100 MHz clock is divided based on SW[4:0]. 32-bit counter, output bit is selected by a 32×1 MUX.
- b) bcd counter.v Counts 0-9 based on direction input (SW7/SW8). Resets on BTN0
- c) alu.v Accepts two 4-bit BCD values. Performs add or subtract based on SW[6:5]. Output is 8-bit result
- d) control\_decoder.v Takes {SW8, SW7, SW6, SW5}. Outputs as 4-bit control nibble for display
- e) seg7\_scan.v 3-digit multiplexed display: AN0: result[3:0], AN1: result[7:4], AN2: control nibble
- f) top\_lab6.v Instantiates all other modules

#### **Simulation:**

### clock\_divider\_tb:



## mux32x1\_tb:



### bcd\_counter\_tb:



### alu\_tb:



### control\_decoder\_tb:



seg7\_scan\_tb: Verify multiplexing and segment decoding.



### **Implementation:**

| + |                       | +-         |    | +- |   | +- |            | + |        | +- |      | -+ |
|---|-----------------------|------------|----|----|---|----|------------|---|--------|----|------|----|
| İ | Site Type             |            |    |    |   |    | Prohibited | ı |        |    |      |    |
| T | Slice LUTs*           | ı          | 37 |    | 0 | Ė  | 0          | Ċ | 63400  |    | 0.06 |    |
| - | LUT as Logic          |            | 37 |    | 0 |    | 0          |   | 63400  |    | 0.06 |    |
| 1 | LUT as Memory         | I          | 0  |    | 0 |    | 0          | I | 19000  |    | 0.00 | I  |
| - | Slice Registers       | I          | 58 |    | 0 | Ī  | 0          | I | 126800 |    | 0.05 | I  |
| 1 | Register as Flip Flop | I          | 58 |    | 0 | I  | 0          |   | 126800 |    | 0.05 | I  |
| 1 | Register as Latch     | Ī          | 0  |    | 0 | I  | 0          |   | 126800 |    | 0.00 | I  |
| 1 | F7 Muxes              | Ī          | 4  |    | 0 | Ī  | 0          | I | 31700  |    | 0.01 | Ī  |
| 1 | F8 Muxes              | I          | 0  |    | 0 | Ī  | 0          | I | 15850  |    | 0.00 | Ī  |
| + |                       | <b>+</b> - |    | +- |   | ψ. |            | + |        | +- |      | -+ |

### **Contributions:**

Paul Kim - Source Codes, Testbench, Simulation - 50% contribution

Winson Zhu - Source Codes, Implementation, Hardware Demo - 50% contribution